Comprehensive Survey of Ternary Full Adders: Statistics, Corrections, and Assessments

06/03/2022
by   Sarina Nemati, et al.
0

The history of ternary adders goes back to more than six decades ago. Since then, a multitude of ternary full adders (TFAs) have been presented in the literature. This paper aims to conduct a survey to be familiar with the utilized design methodologies and logic families and their prevalence. Although the number of papers about this topic is high, almost none of the previously presented TFAs are in their simplest form. A large number of transistors could have been eliminated by considering a partial TFA instead of a complete one. Moreover, they could have been simplified even further by assuming a partial TFA where the voltage of the output carry is either 0V or VDD. This way, less static power would be dissipated. Therefore, a strong motivation is to correct and enhance the previous designs. Furthermore, different simulation setups, which are not realistic enough, have been taken into account. Therefore, the simulation results reported in the previous papers are neither comparable nor entirely valid. Among the 75 papers in which a new design of TFA has been given, 11 papers are selected, simplified, and simulated in this paper. Simulations are carried out by HSPICE and 32nm CNFET technology while considering a standard test-bed and a complete input pattern to reveal the maximum cell delay. The simplified partial TFAs outperform their original versions in delay, power, and transistor count.

READ FULL TEXT

page 3

page 5

page 8

page 20

research
07/20/2017

cvpaper.challenge in 2016: Futuristic Computer Vision through 1,600 Papers Survey

The paper gives futuristic challenges disscussed in the cvpaper.challeng...
research
02/17/2019

Applicability of Partial Ternary Full Adder in Ternary Arithmetic Units

This paper explores whether or not a complete ternary full adder, whose ...
research
07/11/2023

Area, Delay, and Energy-Efficient Full Dadda Multiplier

The Dadda algorithm is a parallel structured multiplier, which is quite ...
research
07/11/2022

Ternary and Quaternary CNTFET Full Adders are less efficient than the Binary Ones for Carry-Propagate Adders

In Carry Propagate Adders, carry propagation is the critical delay. The ...
research
04/30/2014

A graph-based mathematical morphology reader

This survey paper aims at providing a "literary" anthology of mathematic...
research
02/12/2021

Complete Power Reallocation for MU-MIMO under Per-Antenna Power Constraint

This paper proposes a beamforming method under a per-antenna power const...
research
03/12/2021

3D Semantic Scene Completion: a Survey

Semantic Scene Completion (SSC) aims to jointly estimate the complete ge...

Please sign up or login with your details

Forgot password? Click here to reset